1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600
#[doc = r" Value read from the register"] pub struct R { bits: u32, } #[doc = r" Value to write to the register"] pub struct W { bits: u32, } impl super::OPAMP2_CSR { #[doc = r" Modifies the contents of the register"] #[inline] pub fn modify<F>(&self, f: F) where for<'w> F: FnOnce(&R, &'w mut W) -> &'w mut W, { let bits = self.register.get(); let r = R { bits: bits }; let mut w = W { bits: bits }; f(&r, &mut w); self.register.set(w.bits); } #[doc = r" Reads the contents of the register"] #[inline] pub fn read(&self) -> R { R { bits: self.register.get(), } } #[doc = r" Writes to the register"] #[inline] pub fn write<F>(&self, f: F) where F: FnOnce(&mut W) -> &mut W, { let mut w = W::reset_value(); f(&mut w); self.register.set(w.bits); } #[doc = r" Writes the reset value to the register"] #[inline] pub fn reset(&self) { self.write(|w| w) } } #[doc = r" Value of the field"] pub struct OPAENR { bits: bool, } impl OPAENR { #[doc = r" Value of the field as raw bits"] #[inline] pub fn bit(&self) -> bool { self.bits } #[doc = r" Returns `true` if the bit is clear (0)"] #[inline] pub fn bit_is_clear(&self) -> bool { !self.bit() } #[doc = r" Returns `true` if the bit is set (1)"] #[inline] pub fn bit_is_set(&self) -> bool { self.bit() } } #[doc = r" Value of the field"] pub struct OPALPMR { bits: bool, } impl OPALPMR { #[doc = r" Value of the field as raw bits"] #[inline] pub fn bit(&self) -> bool { self.bits } #[doc = r" Returns `true` if the bit is clear (0)"] #[inline] pub fn bit_is_clear(&self) -> bool { !self.bit() } #[doc = r" Returns `true` if the bit is set (1)"] #[inline] pub fn bit_is_set(&self) -> bool { self.bit() } } #[doc = r" Value of the field"] pub struct OPAMODER { bits: u8, } impl OPAMODER { #[doc = r" Value of the field as raw bits"] #[inline] pub fn bits(&self) -> u8 { self.bits } } #[doc = r" Value of the field"] pub struct PGA_GAINR { bits: u8, } impl PGA_GAINR { #[doc = r" Value of the field as raw bits"] #[inline] pub fn bits(&self) -> u8 { self.bits } } #[doc = r" Value of the field"] pub struct VM_SELR { bits: u8, } impl VM_SELR { #[doc = r" Value of the field as raw bits"] #[inline] pub fn bits(&self) -> u8 { self.bits } } #[doc = r" Value of the field"] pub struct VP_SELR { bits: bool, } impl VP_SELR { #[doc = r" Value of the field as raw bits"] #[inline] pub fn bit(&self) -> bool { self.bits } #[doc = r" Returns `true` if the bit is clear (0)"] #[inline] pub fn bit_is_clear(&self) -> bool { !self.bit() } #[doc = r" Returns `true` if the bit is set (1)"] #[inline] pub fn bit_is_set(&self) -> bool { self.bit() } } #[doc = r" Value of the field"] pub struct CALONR { bits: bool, } impl CALONR { #[doc = r" Value of the field as raw bits"] #[inline] pub fn bit(&self) -> bool { self.bits } #[doc = r" Returns `true` if the bit is clear (0)"] #[inline] pub fn bit_is_clear(&self) -> bool { !self.bit() } #[doc = r" Returns `true` if the bit is set (1)"] #[inline] pub fn bit_is_set(&self) -> bool { self.bit() } } #[doc = r" Value of the field"] pub struct CALSELR { bits: bool, } impl CALSELR { #[doc = r" Value of the field as raw bits"] #[inline] pub fn bit(&self) -> bool { self.bits } #[doc = r" Returns `true` if the bit is clear (0)"] #[inline] pub fn bit_is_clear(&self) -> bool { !self.bit() } #[doc = r" Returns `true` if the bit is set (1)"] #[inline] pub fn bit_is_set(&self) -> bool { self.bit() } } #[doc = r" Value of the field"] pub struct USERTRIMR { bits: bool, } impl USERTRIMR { #[doc = r" Value of the field as raw bits"] #[inline] pub fn bit(&self) -> bool { self.bits } #[doc = r" Returns `true` if the bit is clear (0)"] #[inline] pub fn bit_is_clear(&self) -> bool { !self.bit() } #[doc = r" Returns `true` if the bit is set (1)"] #[inline] pub fn bit_is_set(&self) -> bool { self.bit() } } #[doc = r" Value of the field"] pub struct CALOUTR { bits: bool, } impl CALOUTR { #[doc = r" Value of the field as raw bits"] #[inline] pub fn bit(&self) -> bool { self.bits } #[doc = r" Returns `true` if the bit is clear (0)"] #[inline] pub fn bit_is_clear(&self) -> bool { !self.bit() } #[doc = r" Returns `true` if the bit is set (1)"] #[inline] pub fn bit_is_set(&self) -> bool { self.bit() } } #[doc = r" Proxy"] pub struct _OPAENW<'a> { w: &'a mut W, } impl<'a> _OPAENW<'a> { #[doc = r" Sets the field bit"] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r" Clears the field bit"] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r" Writes raw bits to the field"] #[inline] pub fn bit(self, value: bool) -> &'a mut W { const MASK: bool = true; const OFFSET: u8 = 0; self.w.bits &= !((MASK as u32) << OFFSET); self.w.bits |= ((value & MASK) as u32) << OFFSET; self.w } } #[doc = r" Proxy"] pub struct _OPALPMW<'a> { w: &'a mut W, } impl<'a> _OPALPMW<'a> { #[doc = r" Sets the field bit"] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r" Clears the field bit"] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r" Writes raw bits to the field"] #[inline] pub fn bit(self, value: bool) -> &'a mut W { const MASK: bool = true; const OFFSET: u8 = 1; self.w.bits &= !((MASK as u32) << OFFSET); self.w.bits |= ((value & MASK) as u32) << OFFSET; self.w } } #[doc = r" Proxy"] pub struct _OPAMODEW<'a> { w: &'a mut W, } impl<'a> _OPAMODEW<'a> { #[doc = r" Writes raw bits to the field"] #[inline] pub unsafe fn bits(self, value: u8) -> &'a mut W { const MASK: u8 = 3; const OFFSET: u8 = 2; self.w.bits &= !((MASK as u32) << OFFSET); self.w.bits |= ((value & MASK) as u32) << OFFSET; self.w } } #[doc = r" Proxy"] pub struct _PGA_GAINW<'a> { w: &'a mut W, } impl<'a> _PGA_GAINW<'a> { #[doc = r" Writes raw bits to the field"] #[inline] pub unsafe fn bits(self, value: u8) -> &'a mut W { const MASK: u8 = 3; const OFFSET: u8 = 4; self.w.bits &= !((MASK as u32) << OFFSET); self.w.bits |= ((value & MASK) as u32) << OFFSET; self.w } } #[doc = r" Proxy"] pub struct _VM_SELW<'a> { w: &'a mut W, } impl<'a> _VM_SELW<'a> { #[doc = r" Writes raw bits to the field"] #[inline] pub unsafe fn bits(self, value: u8) -> &'a mut W { const MASK: u8 = 3; const OFFSET: u8 = 8; self.w.bits &= !((MASK as u32) << OFFSET); self.w.bits |= ((value & MASK) as u32) << OFFSET; self.w } } #[doc = r" Proxy"] pub struct _VP_SELW<'a> { w: &'a mut W, } impl<'a> _VP_SELW<'a> { #[doc = r" Sets the field bit"] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r" Clears the field bit"] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r" Writes raw bits to the field"] #[inline] pub fn bit(self, value: bool) -> &'a mut W { const MASK: bool = true; const OFFSET: u8 = 10; self.w.bits &= !((MASK as u32) << OFFSET); self.w.bits |= ((value & MASK) as u32) << OFFSET; self.w } } #[doc = r" Proxy"] pub struct _CALONW<'a> { w: &'a mut W, } impl<'a> _CALONW<'a> { #[doc = r" Sets the field bit"] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r" Clears the field bit"] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r" Writes raw bits to the field"] #[inline] pub fn bit(self, value: bool) -> &'a mut W { const MASK: bool = true; const OFFSET: u8 = 12; self.w.bits &= !((MASK as u32) << OFFSET); self.w.bits |= ((value & MASK) as u32) << OFFSET; self.w } } #[doc = r" Proxy"] pub struct _CALSELW<'a> { w: &'a mut W, } impl<'a> _CALSELW<'a> { #[doc = r" Sets the field bit"] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r" Clears the field bit"] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r" Writes raw bits to the field"] #[inline] pub fn bit(self, value: bool) -> &'a mut W { const MASK: bool = true; const OFFSET: u8 = 13; self.w.bits &= !((MASK as u32) << OFFSET); self.w.bits |= ((value & MASK) as u32) << OFFSET; self.w } } #[doc = r" Proxy"] pub struct _USERTRIMW<'a> { w: &'a mut W, } impl<'a> _USERTRIMW<'a> { #[doc = r" Sets the field bit"] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r" Clears the field bit"] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r" Writes raw bits to the field"] #[inline] pub fn bit(self, value: bool) -> &'a mut W { const MASK: bool = true; const OFFSET: u8 = 14; self.w.bits &= !((MASK as u32) << OFFSET); self.w.bits |= ((value & MASK) as u32) << OFFSET; self.w } } #[doc = r" Proxy"] pub struct _CALOUTW<'a> { w: &'a mut W, } impl<'a> _CALOUTW<'a> { #[doc = r" Sets the field bit"] pub fn set_bit(self) -> &'a mut W { self.bit(true) } #[doc = r" Clears the field bit"] pub fn clear_bit(self) -> &'a mut W { self.bit(false) } #[doc = r" Writes raw bits to the field"] #[inline] pub fn bit(self, value: bool) -> &'a mut W { const MASK: bool = true; const OFFSET: u8 = 15; self.w.bits &= !((MASK as u32) << OFFSET); self.w.bits |= ((value & MASK) as u32) << OFFSET; self.w } } impl R { #[doc = r" Value of the register as raw bits"] #[inline] pub fn bits(&self) -> u32 { self.bits } #[doc = "Bit 0 - Operational amplifier Enable"] #[inline] pub fn opaen(&self) -> OPAENR { let bits = { const MASK: bool = true; const OFFSET: u8 = 0; ((self.bits >> OFFSET) & MASK as u32) != 0 }; OPAENR { bits } } #[doc = "Bit 1 - Operational amplifier Low Power Mode"] #[inline] pub fn opalpm(&self) -> OPALPMR { let bits = { const MASK: bool = true; const OFFSET: u8 = 1; ((self.bits >> OFFSET) & MASK as u32) != 0 }; OPALPMR { bits } } #[doc = "Bits 2:3 - Operational amplifier PGA mode"] #[inline] pub fn opamode(&self) -> OPAMODER { let bits = { const MASK: u8 = 3; const OFFSET: u8 = 2; ((self.bits >> OFFSET) & MASK as u32) as u8 }; OPAMODER { bits } } #[doc = "Bits 4:5 - Operational amplifier Programmable amplifier gain value"] #[inline] pub fn pga_gain(&self) -> PGA_GAINR { let bits = { const MASK: u8 = 3; const OFFSET: u8 = 4; ((self.bits >> OFFSET) & MASK as u32) as u8 }; PGA_GAINR { bits } } #[doc = "Bits 8:9 - Inverting input selection"] #[inline] pub fn vm_sel(&self) -> VM_SELR { let bits = { const MASK: u8 = 3; const OFFSET: u8 = 8; ((self.bits >> OFFSET) & MASK as u32) as u8 }; VM_SELR { bits } } #[doc = "Bit 10 - Non inverted input selection"] #[inline] pub fn vp_sel(&self) -> VP_SELR { let bits = { const MASK: bool = true; const OFFSET: u8 = 10; ((self.bits >> OFFSET) & MASK as u32) != 0 }; VP_SELR { bits } } #[doc = "Bit 12 - Calibration mode enabled"] #[inline] pub fn calon(&self) -> CALONR { let bits = { const MASK: bool = true; const OFFSET: u8 = 12; ((self.bits >> OFFSET) & MASK as u32) != 0 }; CALONR { bits } } #[doc = "Bit 13 - Calibration selection"] #[inline] pub fn calsel(&self) -> CALSELR { let bits = { const MASK: bool = true; const OFFSET: u8 = 13; ((self.bits >> OFFSET) & MASK as u32) != 0 }; CALSELR { bits } } #[doc = "Bit 14 - allows to switch from \u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{2020}\u{e2}\u{20ac}\u{2122}\u{c3}\u{192}\u{e2}\u{20ac}\u{161}\u{c3}\u{201a}\u{c2}\u{a2}\u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{201a}\u{c2}\u{a2}\u{c3}\u{192}\u{c2}\u{a2}\u{c3}\u{a2}\u{e2}\u{20ac}\u{161}\u{c2}\u{ac}\u{c3}\u{2026}\u{c2}\u{a1}\u{c3}\u{192}\u{e2}\u{20ac}\u{161}\u{c3}\u{201a}\u{c2}\u{ac}\u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{a2}\u{e2}\u{201a}\u{ac}\u{c2}\u{b9}\u{c3}\u{192}\u{e2}\u{20ac}\u{a6}\u{c3}\u{a2}\u{e2}\u{201a}\u{ac}\u{c5}\u{201c}factory\u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{2020}\u{e2}\u{20ac}\u{2122}\u{c3}\u{192}\u{e2}\u{20ac}\u{161}\u{c3}\u{201a}\u{c2}\u{a2}\u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{201a}\u{c2}\u{a2}\u{c3}\u{192}\u{c2}\u{a2}\u{c3}\u{a2}\u{e2}\u{20ac}\u{161}\u{c2}\u{ac}\u{c3}\u{2026}\u{c2}\u{a1}\u{c3}\u{192}\u{e2}\u{20ac}\u{161}\u{c3}\u{201a}\u{c2}\u{ac}\u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{201a}\u{c2}\u{a2}\u{c3}\u{192}\u{c2}\u{a2}\u{c3}\u{a2}\u{e2}\u{20ac}\u{161}\u{c2}\u{ac}\u{c3}\u{2026}\u{c2}\u{be}\u{c3}\u{192}\u{e2}\u{20ac}\u{161}\u{c3}\u{201a}\u{c2}\u{a2} AOP offset trimmed values to AOP offset \u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{2020}\u{e2}\u{20ac}\u{2122}\u{c3}\u{192}\u{e2}\u{20ac}\u{161}\u{c3}\u{201a}\u{c2}\u{a2}\u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{201a}\u{c2}\u{a2}\u{c3}\u{192}\u{c2}\u{a2}\u{c3}\u{a2}\u{e2}\u{20ac}\u{161}\u{c2}\u{ac}\u{c3}\u{2026}\u{c2}\u{a1}\u{c3}\u{192}\u{e2}\u{20ac}\u{161}\u{c3}\u{201a}\u{c2}\u{ac}\u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{a2}\u{e2}\u{201a}\u{ac}\u{c2}\u{b9}\u{c3}\u{192}\u{e2}\u{20ac}\u{a6}\u{c3}\u{a2}\u{e2}\u{201a}\u{ac}\u{c5}\u{201c}user\u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{2020}\u{e2}\u{20ac}\u{2122}\u{c3}\u{192}\u{e2}\u{20ac}\u{161}\u{c3}\u{201a}\u{c2}\u{a2}\u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{201a}\u{c2}\u{a2}\u{c3}\u{192}\u{c2}\u{a2}\u{c3}\u{a2}\u{e2}\u{20ac}\u{161}\u{c2}\u{ac}\u{c3}\u{2026}\u{c2}\u{a1}\u{c3}\u{192}\u{e2}\u{20ac}\u{161}\u{c3}\u{201a}\u{c2}\u{ac}\u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{201a}\u{c2}\u{a2}\u{c3}\u{192}\u{c2}\u{a2}\u{c3}\u{a2}\u{e2}\u{20ac}\u{161}\u{c2}\u{ac}\u{c3}\u{2026}\u{c2}\u{be}\u{c3}\u{192}\u{e2}\u{20ac}\u{161}\u{c3}\u{201a}\u{c2}\u{a2}"] #[inline] pub fn usertrim(&self) -> USERTRIMR { let bits = { const MASK: bool = true; const OFFSET: u8 = 14; ((self.bits >> OFFSET) & MASK as u32) != 0 }; USERTRIMR { bits } } #[doc = "Bit 15 - Operational amplifier calibration output"] #[inline] pub fn calout(&self) -> CALOUTR { let bits = { const MASK: bool = true; const OFFSET: u8 = 15; ((self.bits >> OFFSET) & MASK as u32) != 0 }; CALOUTR { bits } } } impl W { #[doc = r" Reset value of the register"] #[inline] pub fn reset_value() -> W { W { bits: 0 } } #[doc = r" Writes raw bits to the register"] #[inline] pub unsafe fn bits(&mut self, bits: u32) -> &mut Self { self.bits = bits; self } #[doc = "Bit 0 - Operational amplifier Enable"] #[inline] pub fn opaen(&mut self) -> _OPAENW { _OPAENW { w: self } } #[doc = "Bit 1 - Operational amplifier Low Power Mode"] #[inline] pub fn opalpm(&mut self) -> _OPALPMW { _OPALPMW { w: self } } #[doc = "Bits 2:3 - Operational amplifier PGA mode"] #[inline] pub fn opamode(&mut self) -> _OPAMODEW { _OPAMODEW { w: self } } #[doc = "Bits 4:5 - Operational amplifier Programmable amplifier gain value"] #[inline] pub fn pga_gain(&mut self) -> _PGA_GAINW { _PGA_GAINW { w: self } } #[doc = "Bits 8:9 - Inverting input selection"] #[inline] pub fn vm_sel(&mut self) -> _VM_SELW { _VM_SELW { w: self } } #[doc = "Bit 10 - Non inverted input selection"] #[inline] pub fn vp_sel(&mut self) -> _VP_SELW { _VP_SELW { w: self } } #[doc = "Bit 12 - Calibration mode enabled"] #[inline] pub fn calon(&mut self) -> _CALONW { _CALONW { w: self } } #[doc = "Bit 13 - Calibration selection"] #[inline] pub fn calsel(&mut self) -> _CALSELW { _CALSELW { w: self } } #[doc = "Bit 14 - allows to switch from \u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{2020}\u{e2}\u{20ac}\u{2122}\u{c3}\u{192}\u{e2}\u{20ac}\u{161}\u{c3}\u{201a}\u{c2}\u{a2}\u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{201a}\u{c2}\u{a2}\u{c3}\u{192}\u{c2}\u{a2}\u{c3}\u{a2}\u{e2}\u{20ac}\u{161}\u{c2}\u{ac}\u{c3}\u{2026}\u{c2}\u{a1}\u{c3}\u{192}\u{e2}\u{20ac}\u{161}\u{c3}\u{201a}\u{c2}\u{ac}\u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{a2}\u{e2}\u{201a}\u{ac}\u{c2}\u{b9}\u{c3}\u{192}\u{e2}\u{20ac}\u{a6}\u{c3}\u{a2}\u{e2}\u{201a}\u{ac}\u{c5}\u{201c}factory\u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{2020}\u{e2}\u{20ac}\u{2122}\u{c3}\u{192}\u{e2}\u{20ac}\u{161}\u{c3}\u{201a}\u{c2}\u{a2}\u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{201a}\u{c2}\u{a2}\u{c3}\u{192}\u{c2}\u{a2}\u{c3}\u{a2}\u{e2}\u{20ac}\u{161}\u{c2}\u{ac}\u{c3}\u{2026}\u{c2}\u{a1}\u{c3}\u{192}\u{e2}\u{20ac}\u{161}\u{c3}\u{201a}\u{c2}\u{ac}\u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{201a}\u{c2}\u{a2}\u{c3}\u{192}\u{c2}\u{a2}\u{c3}\u{a2}\u{e2}\u{20ac}\u{161}\u{c2}\u{ac}\u{c3}\u{2026}\u{c2}\u{be}\u{c3}\u{192}\u{e2}\u{20ac}\u{161}\u{c3}\u{201a}\u{c2}\u{a2} AOP offset trimmed values to AOP offset \u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{2020}\u{e2}\u{20ac}\u{2122}\u{c3}\u{192}\u{e2}\u{20ac}\u{161}\u{c3}\u{201a}\u{c2}\u{a2}\u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{201a}\u{c2}\u{a2}\u{c3}\u{192}\u{c2}\u{a2}\u{c3}\u{a2}\u{e2}\u{20ac}\u{161}\u{c2}\u{ac}\u{c3}\u{2026}\u{c2}\u{a1}\u{c3}\u{192}\u{e2}\u{20ac}\u{161}\u{c3}\u{201a}\u{c2}\u{ac}\u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{a2}\u{e2}\u{201a}\u{ac}\u{c2}\u{b9}\u{c3}\u{192}\u{e2}\u{20ac}\u{a6}\u{c3}\u{a2}\u{e2}\u{201a}\u{ac}\u{c5}\u{201c}user\u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{2020}\u{e2}\u{20ac}\u{2122}\u{c3}\u{192}\u{e2}\u{20ac}\u{161}\u{c3}\u{201a}\u{c2}\u{a2}\u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{201a}\u{c2}\u{a2}\u{c3}\u{192}\u{c2}\u{a2}\u{c3}\u{a2}\u{e2}\u{20ac}\u{161}\u{c2}\u{ac}\u{c3}\u{2026}\u{c2}\u{a1}\u{c3}\u{192}\u{e2}\u{20ac}\u{161}\u{c3}\u{201a}\u{c2}\u{ac}\u{c3}\u{192}\u{c6}\u{2019}\u{c3}\u{201a}\u{c2}\u{a2}\u{c3}\u{192}\u{c2}\u{a2}\u{c3}\u{a2}\u{e2}\u{20ac}\u{161}\u{c2}\u{ac}\u{c3}\u{2026}\u{c2}\u{be}\u{c3}\u{192}\u{e2}\u{20ac}\u{161}\u{c3}\u{201a}\u{c2}\u{a2}"] #[inline] pub fn usertrim(&mut self) -> _USERTRIMW { _USERTRIMW { w: self } } #[doc = "Bit 15 - Operational amplifier calibration output"] #[inline] pub fn calout(&mut self) -> _CALOUTW { _CALOUTW { w: self } } }